

1300 Henley Court Pullman, WA 99163 509.334.6306

# **Analog Discovery 2 Reference Manual**

Written by Mircea Dabacan, PhD, Technical University of Cluj-Napoca Romania

## 1. Overview

The Digilent Analog Discovery 2<sup>™</sup>, developed in conjunction with Analog Devices®, is a multi-function instrument that allows users to measure, visualize, generate, record, and control mixed signal circuits of all kinds. The low-cost Analog Discovery 2 is small enough to fit in your pocket, but powerful enough to replace a stack of lab equipment, providing engineering students, hobbyists, and electronics enthusiasts the freedom to work with analog and digital circuits in virtually any environment, in or out of the lab. The analog and digital inputs and outputs can be connected to a circuit using simple wire probes; alternatively, the Analog Discovery BNC Adapter and BNC probes can be used to connect and utilize the inputs and outputs. Driven by the free WaveForms software, the Analog Discovery 2 can be configured to work as any one of several traditional instruments, which include:



Figure 1. The Analog Discovery 2.

Two-channel oscilloscope (1MΩ, ±25V, differential, 14-bit, 100Msample/sec, 30MHz+ bandwidth
 with the Analog Discovery BNC Adapter Board)



- Two-channel arbitrary function generator (±5V, 14-bit, 100Msample/sec, 12MHz+ bandwidth with the Analog Discovery BNC Adapter Board)
- Stereo audio amplifier to drive external headphones or speakers with replicated AWG signals
- 16-channel digital logic analyzer (3.3V CMOS, 100Msample/sec) 1 2
- 16-channel pattern generator (3.3V CMOS, 100Msample/sec) 31 41
- 16-channel virtual digital I/O including buttons, switches, and LEDs perfect for logic training applications 5 6
- Two input/output digital trigger signals for linking multiple instruments (3.3V CMOS)<sup>1</sup>
- Two programmable power supplies (0...+5V, 0...-5V). The maximum available output current and power depend on the Analog Discovery 2 powering choice:
  - 250mW max for each supply or 500mW total when powered through USB
  - 700mA max or 2.1W max for each supply when using an external wall power supply
- Single channel voltmeter (AC, DC, ±25V)
- Network analyzer Bode, Nyquist, Nichols transfer diagrams of a circuit. Range: 1Hz to 10MHz
- Spectrum Analyzer power spectrum and spectral measurements (noise floor, SFDR, SNR, THD, etc.)
- Digital Bus Analyzers (SPI, I<sup>2</sup>C, UART, Parallel)

The Analog Discovery 2 was designed for students in typical university-based circuits and electronics classes. Its features and specifications, as well as the additional requirements of operating from USB or external power, maintaining the small and portable form factor, the robustness to withstand student use in a variety of environments, and low-cost are based directly on feedback that was obtained from numerous professors from several universities. Meeting all of these requirements proved challenging; however, the task ultimately generated some new and innovative circuits. This document describes the Analog Discovery 2's circuits, with the intent of providing a better understanding of its electrical functions, operations, and a more detailed description of the hardware's features and limitations. It is not intended to provide enough information to enable complete duplication of the Analog Discovery 2, or to allow users to design custom configurations for programmable parts in the design.

Analog Discovery 2 is the next generation of the very popular Analog Discovery. The main improvements are:

- Ability to use an external power supply and consequently deliver more power to user supplies.
   When USB-powered, the Analog Discovery 2 delivers the same power as the Analog Discovery.
- New enclosure with enhanced design and improved connector reliability.
- Improved signal/noise and crosstalk performances for both the scope and waveform generator.
- Better defined bandwidth for both the scope and waveform generator.

## **Pinout Diagram**

# **DIGILENT**°



## 1.1 Architectural Overview and Block Diagram

Analog Discovery 2's high-level block diagram is presented in <u>Fig. 2</u> below. The core of the Analog Discovery 2 is the <u>Xilinx®</u> <u>Spartan®-6</u>FPGA (specifically, the XC6SLX16-1L device). The WaveForms application automatically programs the Discovery's FPGA at start-up with a configuration file designed to implement a multi-function test and measurement instrument. Once programmed, the FPGA inside the Discovery communicates with the PC-based WaveForms application via a USB 2.0 connection. The WaveForms software works with the FPGA to control all the functional blocks of the Analog Discovery 2, including setting parameters, acquiring data, and transferring and storing data.

Signals in the **Analog Input** block, also called the **Scope**, use "SC" indexes to indicate they are related to the scope block. Signals in the **Analog Output** block, also called **AWG**, use "AWG" indexes, and signals in the **Digital** block use a **D** index – all of the instruments offered by the Discovery 2 and WaveForms use the circuits in these three blocks. Signal and equations also use certain naming conventions. Analog voltages are prefixed with a "V" (for voltage), and suffixes and indexes are used



in various ways: to specify the location in the signal path (IN, MUX, BUF, ADC, etc.); to indicate the related instrument (SC, AWG, etc.); to indicate the channel (1 or 2); and to indicate the type of signal (P, N, or diff). Referring to the block diagram in  $\underline{Fig. 2}$  below:

- The Analog Inputs/Scope instrument block includes:
  - Input Divider and Gain Control: high bandwidth input adapter/divider. High or low-gain can be selected by the FPGA
  - **Buffer**: high impedance buffer
  - **Driver**: provides appropriate signal levels and protection to the ADC. Offset voltage is added for vertical position setting
  - Scope Reference and Offset: generates and buffers reference and offset voltages for the scope stages
  - **ADC**: the analog-to-digital converter for both scope channels.
  - The Arbitrary Outputs/AWG instrument block includes:
    - DAC: the digital-to-analog converter for both AWG channels
    - I/V: current to bipolar voltage converters
    - Out: output stages
    - Audio: audio amplifiers for headphone
- A precision **Oscillator** and a **Clock Generator** provide a high quality clock signal for the AD and DA converters.
- The Digital I/O block exposes protected access to the FPGA pins assigned for the Digital Pattern Generator and Logic Analyzer.
- The Power Supplies and Control block generates all internal supply voltages as well as user supply programmable voltages. The control block also monitors the device power consumption for USB compliance when power is supplied via the USB connection. When extern al power supply is used, the control block allows more power for the user supplies. Under the FPGA control, power for unused functional blocks can be turned off.
- The **USB Controller** interfaces with the PC for programming the volatile FPGA memory after power on or when a new configuration is requested. After that, it performs the data transfer between the PC and FPGA.
- The Calibration Memory stores all calibration parameters. Except for the "Probe Calibration" trimmers in the scope Input divider, the Analog Discovery 2 includes no analog calibration circuitry. Instead, a calibration operation is performed at manufacturing (or by the user), and parameters are stored in memory. The WaveForms software uses these parameters to correct the acquired data and the generated signals

In the sections that follow, schematics are not shown separately for identical blocks. For example, the Scope Input Divider and Gain Selection schematic is only shown for channel 1 since the schematic for channel 2 is identical. Indexes are omitted where not relevant. As examples, in equation 44 below, VindiffVindiff does not contain the instrument index (which by context is understood to be the Scope), nor the channel index (because the equation applies to both channels 1 and 2). In equation 33, the type index is also missing because  $V_{mux}V_{mux}$  and  $V_{in}V_{in}$  refer to any of *P*(positive), *N* (negative) or *diff* (differential) values.





Figure 2. Analog Discovery 2 block diagram.

# 2. Scope

**Important Note**: Unlike traditional inexpensive scopes, the Analog Discovery 2 inputs are fully differential. However, a GND connection to the circuit under test is needed to provide a stable common mode voltage. The Analog Discovery 2 GND reference is connected to the USB GND. Depending on the PC powering scheme, and other PC connections (Ethernet, audio, etc. – which might also be grounded) the Analog Discovery 2 GND reference might be connected to the whole GND system and ultimately to the power network protection (earth ground). The circuit under test might also be connected to earth or possibly floating. For safety reasons, it is the user's responsibility to understand the powering and grounding scheme and make sure that there is a common GND reference between the Analog Discovery 2 and the circuit under test, and that the common mode and differential voltages do not exceed the limits shown in equation 11. Furthermore, for distortion-free measurements, the common mode and differential voltages need to fit into the linear range shown in Figs. <u>12</u> and <u>13</u>. For those applications which scope GND cannot be the USB ground, a USB isolation solution, such as what is described in ADI's <u>CN-0160</u> can be used; however, this will limit things to USB full speed (12)



*Mbps), and will impact the update rate (screen refresh rates, not sample rates) of the Analog Discovery* 2.

### 2.1. Scope Input Divider and Gain Selection

Figure 3 shows the scope input divider and gain selection stage.

Two symmetrical R-C dividers provide:

- Scope input impedance = 1MOhm || 24pF
- Two different attenuations for high-gain/low-gain (10:1)
- Controlled capacitance, much higher than the parasitical capacitance of subsequent stages
- Constant attenuation and high CMMR over a large frequency range (trimmer adjusted)
- Protection for overvoltage (with the ESD diodes of the ADG612 inputs)

The maximum voltage rating for scope inputs is limited by C1 thru C24 to:

$$-50V < V_{inP}, V_{inN} < 50V(1)(1) - 50V < V_{inP}, V_{inN} < 50V$$

The maximum swing of the input signal to avoid signal distortion by opening the ADG612 ESD diodes is (for both low-gain and high-gain):

 $-26V < V_{inP}, V_{inN} < 26V(2)(2) - 26V < V_{inP}, V_{inN} < 26V$ 

An analog switch (<u>ADG612</u>) allows selecting high-gain versus low-gain (EN\_HG\_SC1, EN\_LG\_SC1) signals from the FPGA. The P and N branches of the differential path are switched together.

The ADG612 quad switch was used because it provides excellent impedance and bandwidth parameters:

- 1 pC charge injection
- ±2.7 V to ±5.5 V dual-supply operation
- 100 pA maximum at 25°C leakage currents
- 85 Ω on resistance
- Rail-to-rail switching operation
- Typical power consumption: <0.1 μW</li>
- TTL-/CMOS-compatible inputs
- -3 dB Bandwidth 680 MHz
- 5 pF each of CS, CD (ON or OFF)

The low gain is:

 $V_{mux}V_{in} = R_6R_1 + R_4 + R_6 = 0.019(3)(3)V_{mux}V_{in} = R_6R_1 + R_4 + R_6 = 0.019$ 



The low gain is used for input voltages:

$$|V_{indiff}| = |V_{inP} - V_{inN}| < 50V(4)(4)|V_{indiff}| = |V_{inP} - V_{inN}| < 50V$$

The high gain is:

$$V_{mux}V_{in} = R_4 + R_6R_1 + R_4 + R_6 = 0.212(5)(5)V_{mux}V_{in} = R_4 + R_6R_1 + R_4 + R_6 = 0.212$$

The high gain is used for input voltages:



 $|V_{indiff}| = |V_{inP} - V_{inN}| < 7V(6)(6)|V_{indiff}| = |V_{inP} - V_{inN}| < 7V$ 

Figure 3. Input divider and gain selection.

## 2.2. Scope Buffer



A non-inverting OpAmp stage provides very high impedance as load for the input divider (Fig. 4).



Figure 4. Scope buffer.

The useful features of the AD8066 are:

- FET input amplifier
- 1 pA input bias current
- Low cost
- High speed: 145 MHz, -3 dB bandwidth (G = +1)
- 180 V/µs slew rate (G = +2)
- Low noise 7 nV/ $\sqrt{Hz}$  (f = 10 kHz), 0.6 fA/ $\sqrt{Hz}$  (f = 10 kHz)
- Wide supply voltage range: 5 V to 24 V
- Rail-to-rail output
- Low offset voltage 1.5 mV maximum
- Excellent distortion specifications
- SFDR -88 dBc @ 1 MHz
- Low power: 6.4 mA/amplifier typical supply current
- Small packaging: MSOP-8

Resistors and capacitors in the figure help to maximize the bandwidth and reduce peaking (which might be significant at unity gain).

The <u>AD8066</u> is supplied  $\pm 5.5$ V.



 $V_{buf}V_{mux}=1(9)(9)VbufVmux=1$ 

## 2.3. Scope Reference and Offset

<u>Figure 5</u> shows the scope voltage reference sources and offset control stage. A low noise reference is used to generate reference voltages for all the scope stages. Buffered and scaled replicas of the reference voltages are provided for the buffer stages and individually for each scope channel to minimize crosstalk. A dual channel DAC generates the offset voltages, to be added over the input signal, for vertical position. Buffers are used to provide low impedance.

<u>ADR3412ARJZ</u> – Micropower, high accuracy voltage reference:

- Initial accuracy: ±0.1% (maximum)
- Low temperature coefficient: 8 ppm/°C
- Low quiescent current: 100 µA (maximum)
- Output noise (0.1 Hz to 10 Hz): <10 µV p-p at 1.2 V (typical)</li>

AD5643 - Dual 14-Bit nanoDAC®:

- Low power, smallest dual nanoDAC
- 2.7 V to 5.5 V power supply
- Serial interface up to 50 MHz

<u>ADA4051-2</u> – Micropower, Zero-drift, Rail-to-rail input/output Op Amp:

- Very low supply current: 13 µA typical
- Low offset voltage: 15 μV maximum
- Offset voltage drift: 20 nV/°C
- High PSRR: 110 dB minimum
- Rail-to-rail input/output
- Unity-gain stable

The reference voltages generated for the scope stages are:

 $V_{refSC} = V_{ref1} v_2 \cdot (1 + R_{79}R_{80}) = 2V(10)(10) V_{refSC} = V_{ref1} v_2 \cdot (1 + R_{79}R_{80}) = 2V$ 

The offset voltages for the scope stages are:

# **DIGILENT**°

#### 



Figure 5. Scope reference and offset.

# 2.4. Scope Driver

ADA4940 ADC driver features:

- Small signal bandwidth: 260 MHz
- Extremely low harmonic distortion: -122 dB THD at 50 kHz, -96 dB THD at 1 MHz
- Low input voltage noise: 3.9 nV/√Hz
- 0.35 mV maximum offset voltage
- Settling time to 0.1%: 34 ns
- Rail-to-rail output



- Adjustable output common-mode voltage
- Flexible power supplies: 3 V to 7 V(LFCSP)
- Ultra-low power: 1.25mA

IC2 (Fig. 6) is used for:

- Driving the differential inputs of the ADC (with low impedance outputs)
- Providing the common mode voltage for the ADC
- Adding the offset (for vertical position on the scope). VREF\_SC1 is constant at midrange of VOFF\_SC1. This way, the added offset can be either positive or negative.
- ADC protection by clamping the output signals. Protection is important since IC2 is supplied ±3.3V, while the ADC inputs only support -0.1...2.1V. The IC2A constant output signals act as clamping voltages for the Schottky diodes D1, D2.



Figure 6. Scope driver.



ADA4940 is supplied ±3.3V. The common mode voltage range is:

$$-3.5V < V + ADA4940 = V - ADA4940 < 2.1V(12)(12) - 3.5V < V + ADA4940 = V - ADA4940 < 2.1V$$

The signal gain is:

The offset gain is:

The common mode gain is:

 $V_{CM}V_{ADCP}+V_{ADCN}/2=1(15)(15)V_{CM}V_{ADCP}+V_{ADCN}/2=1$ 

The clamping voltages are:

Vout-IC2A=VCM-AVCC1V82·R23R25=0.9V-1.8V2·4.99K6.34K=0.2V(16)(16)VOut-IC2A=VCM-AVCC1V82·R23R25=0.9V-1.8V2·4.99K6.34K=0.2V

 $V_{Out+IC2A} = V_{CM} - AVCC1V82 \cdot R_{23}R_{25} = 0.9V + 1.8V2 \cdot 4.99K6.34K = 1.6V(17)(17) \vee Out + IC2A = V_{CM} - AVCC1V82 \cdot R_{23}R_{25} = 0.9V + 1.8V2 \cdot 4.99K6.34K = 1.6V$ 

D1, D2 clamp the VADC signals to the protected levels of:

-0.1V < V + ADA4940 = V - ADA4940 < 1.9V(18)(18) - 0.1V < V + ADA4940 = V - ADA4940 < 1.9V

#### 2.5. Clock Generator

A precision oscillator (IC31) generates a low jitter, 20 MHz clock (see Fig. 8).

The ADF4360-9 Clock Generator PLL with Integrated VCO is configured for generating a 200 MHz differential clock for the ADC and a 100 MHzsingle-ended clock for the DAC.

Analog Devices ADIsimPLL software was used for designing the clock generator (see <u>Fig. 7</u>). The PLL filter is optimized for constant frequency (low Loop Bandwidth = 50 kHz and Phase Margin = 60°). Simulation results are shown below. The Phase jitter using a brick wall filter (10.0 kHz to 100 kHz) is  $0.04^{\circ}$  rms.





Figure 7. Phase noise figure for the clock generator.



Figure 8. Clock generator.

# 

# 2.6. Scope ADC

# 2.6.1. Analog Section

The Analog Discovery 2 uses a dual channel, high speed, low power, 14-bit, 105MSPS ADC (Analog part number <u>AD9648</u>), as shown in <u>Fig. 9</u>.



Figure 9. ADC - analog section.

The important features of AD9648:



- SNR = 74.5dBFS @70 MHz
- SFDR =91dBc @70 MHz
- Low power: 78mW/channel ADC core@ 125MSPS
- Differential analog input with 650 MHz bandwidth
- IF sampling frequencies to 200 MHz
- On-chip voltage reference and sample-and-hold circuit
- 2 V p-p differential analog input
- DNL = ±0.35 LSB
- Serial port control options
- Offset binary, gray code, or two's complement data format
- Optional clock duty cycle stabilizer
- Integer 1-to-8 input clock divider
- Data output multiplex option
- Built-in selectable digital test pattern generation
- Energy-saving power-down modes
- Data clock out with programmable clock and data alignment

The differential inputs are driven via a low-pass filter comprised of C141 together with R10 through R13, in the buffer stage. The differential clock is AC-coupled and the line is impedance matched. The clock is internally divided by two for operating at a constant 100 MHz sampling rate. An external reference voltage is used, buffered by IC 19. The ADC generates the common mode reference voltage (VCM\_SC) to be used in the buffer stage.

The differential input voltage range is:

-1V < VADCdiff < 1V(19)(19)-1V < VADCdiff < 1V

## 2.6.2. Digital Section

The digital stage of the ADC and the corresponding FPGA bank are supplied at 1.8V.

To minimize the number of used FPGA pins; a multiplexed mode is used, to combine the two channels on a single data bus. CLKOUT\_SC is provided to the FPGA for synchronizing data (see Fig. 10).





Figure 10. ADC - digital section.

## 2.7. Scope Signal Scaling

Combining Gain equations 33, 55, 99, 1313, 1414, and 1515 from previous chapters, the total scope gains are:



Lowgain=VADCdiffVindiff=0.034Lowgain=VADCdiffVindiff=0.034

Combining the ADC input voltage range shown in 1919 with  $V_{\rm offSC}$  VoffSC at the midrange of 1111 (scope vertical position at 0), the Vin range is:

atlowgain:-30V<Vindiff<28.6Vatlowgain:-30V<Vindiff<28.6V

 $athighgain:=2.7V < V_{indiff} < 2.6V(21)(21)athighgain:=2.7V < V_{indiff} < 2.6V$ 

To cover component value tolerances and to allow software calibration, only the ranges below are specified.

atlowgain:-25V<Vindiff<25Vatlowgain:-25V<Vindiff<25V

athighgain:-2.5V<Vindiff<2.5V(22)(22)athighgain:-2.5V<Vindiff<2.5V

With the 14-bit ADC, the absolute resolution of the scope is:

atlowgain:58.6V214=3.58mVatlowgain:58.6V214=3.58mV

athighgain:  $5.3V2_{14} = 0.32mV(23)(23)$  athighgain:  $5.3V2_{14} = 0.32mV$ 

The effect of the offset setting (scope vertical position) can be calculated from 1010, 1111 and 1414:  $-2V < V_{offSC} - V_{refSC} < 2.044V(24)(24) - 2V < V_{offSC} - V_{refSC} < 2.044V$ 

The vertical position setting moves the signals vertically on the scope screen (relative to vertical screen center) by  $V_{\rm offeqin}$  Voffeqin:

atlowgain:-59.3V<Voffeqin<59.3Vatlowgain:-59.3V<Voffeqin<59.3V

athighgain:-5.39V<Voffeqin<5.39V(25)(25)athighgain:-5.39V<Voffeqin<5.39V

The above adds an equivalent offset voltage  $V_{offeqin}$  Voffeqin to  $V_{indiff}$  Vindiff, translating the ranges in 2121 and 2222 by  $V_{offeqin}$  Voffeqin, up to the limits in 2525.

Equations 22, 77, 88, 1212, and 1919 show signal range boundaries for keeping ICs in the input/output voltage ranges. Combining these with the gain equations, the overall linear scope operation range is shown Figs. <u>11</u> & <u>12</u>. Each equation is represented by a closed polygon. Each figure is shown at the full range and at a detailed range. Separate figures are shown for low-gain and for high-gain. The right hand diagrams use VindiffVindiffand VinCMVinCM coordinates while left hand ones use VinPVinP and VinNVinN coordinates.

To be visible on the scope screen and not distorted, a signal should be included in all the solid line polygons of a figure (**linear range** = geometrical intersection of the surfaces).



Only the differential input voltage is shown on the scope screen. The common mode voltage information is removed by the differential structure of the Analog Discovery 2 scope. A signal overpassing the linear range will be distorted on the scope screen, i.e. the graphical representation will be clamped. In the diagrams below, a signal outside the linear range will be clamped to the closest point in the linear range. The clamping point is not necessarily at the scope screen top or bottom edge, as explained below.





Figure 11. Scope input signal range. Scale - Low gain, in terms of - VinP and VinN (left), VinDiff and VinCM (right). Size - Full range (up), detail (down).

The dashed rectangles represent the display area on the scope screen. There are three dashed rectangles in each diagram: the middle one corresponds to the vertical position set to 0 (VoffSc = 2.022V in equation 1111. The left one shows the display area when vertical position is set to maximum (VoffSc = 4.044V), and the right one corresponds to the minimum (negative) vertical position (VoffSc = 0V). Any intermediate vertical position is possible, moving the displayable area (virtual dashed rectangle) to any intermediate position. A signal crossing the long side of the dashed rectangle exceeds the displayable input voltage range causing the ADC to saturate (either at zero or at Full Scale). This is represented on the scope screen with dashed line warning to the us er.







ý

30



-25

30

\$

15

0





----- same for VertPosCenter

# www.digilentinc.com



Figure 12. Scope input signal range. Scale - High gain, in terms of - VinP and VinN (left), VinDiff and VinCM (right). Size - Full range (up), detail (down).

A signal keeping within the dashed rectangle but crossing any solid line overrides electrical limits of intermediate circuits in the signal path (see the legend of the figures). This results in distorting the signal without saturating the ADC. The software has no information about this situation and cannot warn the user with specific signal representation. It is the user's responsibility to understand and avoid such situations.

For low gain (Fig. 11), the simple condition to stay in the linear range is to keep both positive and negative inputs  $V_{in}PVinP$ ,  $V_{in}NVinN$  in the ±26V range (as shown by equation 22).

For high gain (Fig. 12), by combining equations 77 and 55, both positive and negative inputs in must stay in the range:

$$-26V < V_{inP}, V_{inN} < 10V(26)(26) - 26V < V_{inP}, V_{inN} < 10V$$

Additionally, the differential input signal (combined with the equivalent offset voltage – vertical position) is visible only within the range:

$$-7.5V < V_{inDiff} < 7.5V(27)(27) - 7.5V < V_{inDiff} < 7.5V$$

Note the difference between typical parameter values considered by the figures and the safer min/max values used for the equations.

<u>Figure 13</u> shows an example of a signal distorted due to a common mode input voltage that is too large. The grey line is the reference, not distorted, signal. The differential input voltage is a 4Vpp triangle on top of a -5V DC component. The common mode input voltage is 10V. The vertical position of the scope is set to 5V and high gain is selected. The yellow line shows an identical signal, except the common mode input voltage is 15V.



Figure 13. Common mode input voltage limitation.



#### 2.8 Scope Spectral Characteristics

<u>Figure 14</u> shows a typical spectral characteristic of the scope. An Agilent 3320A 20 MHz Function/Arbitrary Waveform Generator was used to generate the input signal of 1VRMS. The signal swept from 100 Hz to 30 MHz. A coax cable and a Digilent Discovery BNC adapter were used to connect the input signal to the Discovery inputs.

The Network Analyzer was used, the WaveGen was set to External, the Gain was set at x10 (high-gain) for the upper figure, and x0.1 (low-gain) for the lower one. For both scales, the 3dB bandwidth is 30 MHz+. The 0.5dB bandwidth is 10 MHz and the 0.1dB bandwidth is 5 MHz.

The standard -3dB bandwidth definition is derived from filter theory. At cutout frequency, the scope attenuates the spectral components by 0.707, assuming an error of ~30%, way too high for a measuring instrument. The bandwidth with a specified flatness is useful to better define the scope spectral performances. The Analog Discovery 2 exhibits 10 MHz @ 0.5dB, meaning that a 10 MHz sinusoidal signal is shown with a flatness error of a max 5.6%. 5 MHz @ 1dB means that a 5 MHz sinusoidal signal is shown with a flatness error of a max 1.5%.





Figure 14. Scope spectral characteristic diagram. Low gain (up), high gain (down).

As shown above, the measurements in Fig. 14 were taken with a coax cable and a Digilent Discovery BNC adapter. This is the optimal setup that allows maximal Analog Discovery spectral performance. The wire kit included with the Analog Discovery 2 is a cheap, easy-to-use probing solution. However, the wire kit reduces the bandwidth of the scope and is susceptible to inducing noise and crosstalk from adjacent circuits. Fig. 21 shows the spectral characteristic diagram for the AWG connected to the scope with the wire kit.

# 3. Arbitrary Waveform Generator

## 3.1. AWG DAC

The Analog Devices <u>AD9717</u> dual, low-power 14-bit TxDAC digital-to-analog converter is used to generate the wave (<u>Fig. 15</u>). The main features are:

- Power dissipation @ 3.3V, 2 mA output: 86 mW @ 125 MSPS, sleep mode: <3 mW @ 3.3V
- Supply voltage: 1.8V to 3.3V
- SFDR to Nyquist: 84 dBc @ 1 MHz output, 75 dBc @ 10 MHz output
- AD9717 NSD @ 1 MHz output, 125 MSPS, 2 mA: -151 dBc/Hz
- Differential current outputs: 1 mA to 4 mA
- CMOS inputs with single-port operation
- Output common mode: 0 to 1.2 V
- Small footprint, 40-lead LFCSP RoHS-compliant package

The parallel Data Bus and the SPI configuration bus are driven by the FPGA. The single ended 100 MHz clock is provided by the clock generator. External Vref1V\_AWG reference voltage is used. The output currents (lout\_AWGx\_P and \_N) are converted to voltages in the I/V stage. The Full Scale is set via the FSADJx pins (see Fig. 16). The ADG787 2.5 $\Omega$  CMOS Low Power Dual 2:1 MUX/DEMUX is used to connect  $R_{set}$ Rset of either 8k $\Omega$  (for high gain) or 32k $\Omega$  (for low gain) from FSADJx pin to GND.





#### Figure 15. DAC

The <u>ADG787</u> features:

- -3 dB bandwidth, 150 MHz
- Single-supply 1.8V to 5.5V operation
- Low on resistance: 2.5 Ω typical





Figure 16. DAC - Gain set.

## 3.2. AWG Reference and Offset

As shown in <u>Fig. 17</u>, the reference voltage for the AWG is generated by IC42 (<u>ADR3412ARJZ</u>). A divided version is provided to the DAC:

 $V_{ref1V}AWG = V_{ref1V2}AWG \cdot R41R39 + R41 = 1V(28)(28)V_{ref1V}AWG = V_{ref1V2}AWG \cdot R41R39 + R41 = 1V$ 





Figure 17. DAC - Reference voltages.

Buffered versions are provided to the I/V stages and individually for each AWG channel to minimize crosstalk.

The Full Scale DAC output current is:

IoutAWGFS=
$$32 \cdot Vref1V_AWGRset(29)(29)$$
loutAWGFS= $32 \cdot Vref1V_AWGRset$ 

For high-gain:

For low-gain:

 $I_{outAWGFS_HG} = 32 \cdot 1V32k\Omega = 1mA(31)(31) \text{IoutAWGFS_HG} = 32 \cdot 1V32k\Omega = 1mA$ 

An <u>AD5645R</u> Quad 14-bit nanoDAC generates the offset voltages to add a DC component to the AWG output signal (<u>Fig. 18</u>). The same circuit also generates VSET+ USR and VSET- USR, used to set the +/- user supply voltages.

- Low power, smallest quad 14-bit nanoDAC
- 2.7 V to 5.5 V power supply



- Monotonic by design
- Power-on reset to zero scale/midscale (important for starting the AWG with 0 DC component)



Figure 18. DAC - Offset voltages and user PS setting.

The Full Scale voltage of all IC43 outputs is:

## 3.3. AWG I/V

IC 15 in Fig. 19 converts the DAC output currents to a bipolar voltage.

Important AD8058 features:

Low cost

- 325 MHz, -3 dB bandwidth (G = +1)
- 1000 V/µs slew rate
- Gain flatness: 0.1 dB to 28 MHz
- Low noise: 7 nV/√Hz
- Low power: 5.4 mA/amplifier typical @ 5 V
- Low distortion: -85 dBc@5MHz, RL=1kΩ
- Wide supply range from 3 V to 12 V
- Small packaging

 $V \\ \text{Audio} = I \\ \text{outAWGP} \cdot R \\ 148 \\ \text{-} I \\ \text{outAWGN} \cdot R \\ 142 \\ \text{-} V \\ \text{Audio} \\ \text{-} I \\ \text{outAWGP} \cdot R \\ 148 \\ \text{-} I \\ \text{outAWGN} \cdot R \\ 142 \\ \text{-} V \\ \text{Audio} \\ \text{-} I \\ \text{outAWGP} \cdot R \\ 148 \\ \text{-} I \\ \text{outAWGN} \cdot R \\ 142 \\ \text{-} V \\ \text{Audio} \\ \text{-} I \\ \text{outAWGP} \cdot R \\ 148 \\ \text{-} I \\ \text{outAWGN} \cdot R \\ 142 \\ \text{-} V \\ \text{Audio} \\ \text{-} I \\ \text{outAWGP} \cdot R \\ 148 \\ \text{-} I \\ \text{outAWGN} \cdot R \\ 142 \\ \text{-} V \\ \text{Audio} \\ \text{-} I \\ \text{outAWGP} \cdot R \\ 148 \\ \text{-} I \\ \text{outAWGN} \cdot R \\ 142 \\ \text{-} V \\ \text{Audio} \\ \text{-} I \\ \text{outAWGP} \cdot R \\ 148 \\ \text{-} I \\ \text{outAWGN} \cdot R \\ 142 \\ \text{-} V \\ \text{Audio} \\ \text{-} I \\ \text{outAWGP} \cdot R \\ 148 \\ \text{-} I \\ \text{outAWGN} \cdot R \\ 142 \\ \text{-} V \\ \text{Audio} \\ \text{-} I \\ \text{outAWGP} \cdot R \\ 148 \\ \text{-} I \\ \text{outAWGN} \cdot R \\ 142 \\ \text{-} V \\ \text{Audio} \\ \text{-} I \\$ 



$$= (1-2 \cdot \{A_U\}) \cdot I_{\text{outAWGFS}} \cdot R_{142} = \{A_b\} \cdot I_{\text{outAWGFS}} \cdot R_{142} (33) = (1-2 \cdot \{AU\}) \cdot \text{loutAWGFS} \cdot R_{142} = \{Ab\} \cdot \text{loutAWGFS} \cdot R_{142}$$

Where:

AU=D2N $\in$  [0...1);-normalizedunipolarDAC input number{AU}=D2N $\in$  [0...1);-normalizedunipolarDAC input number

$$\{A_B\} = (1-2 \cdot \{A_U\}) \in$$

$$[-1...1); -normalized bipolar DAC input number (binary offset) \{AB\} = (1-2 \cdot \{AU\}) \in$$

$$[-1...1); -normalized bipolar DAC input number (binary offset)$$

 $D \in [0...2_{14}) = [0...2_{14}-1];$ -integerunipolarDACinputnumber(34)(34) $D \in [0...2_{14}) = [0...2_{14}-1];$ -integerunipolarDACinputnumber

The Voltage range extends between:

 $-V_{AudioFS} \leq V_{Audio} < -V_{AudioFS}(35)(35) - V_{AudioFS} \leq V_{AudioFS}$ 

Where (for high gain, respectively, low gain):

 $V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} = 496 m \\ V \\ \text{AudioFSHG} = I_{outAWGFSHG} \cdot R_{142} =$ 

 $V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG \cdot R142 = 124 mV(36)(36) \\ V \\ AudioFSLG = IoutAWGFSLG + Io$ 



Figure 19. AWG I/V and out.

# **DIGILENT**°

## 3.4. AWG Out

IC16 in  $\underline{Fig. 19}$  is the output stage of the AWG. <u>AD8067</u> features:

- FET input: 0.6 pA input bias current
- Stable for gains ≥8 for High-Capacitive Load
- High speed: 54 MHz@-3 dB (G = +10)
- 640 V/µs slew rate
- Low noise:6.6 nV/√Hz; 0.6 fA/√Hz
- Low offset voltage (1.0 mV max)
- Rail-to-rail output
- Low distortion: SFDR 95 dBc @ 1 MHz
- Low power: 6.5 mA typical supply current
- Low cost; Small packaging: SOT-23-5

Matching the impedances in the inverting and non-inverting inputs of IC16:

The first term in equation 3838 represents the actual wave amplitude, with a range of: -5.45V < -5V < VACoutAWGHG < 5V < 5.45V - 5.45V < -5V < VACoutAWGHG < 5V < 5.45V - 5.45V < -5V < VACoutAWGHG < 5V < 5.45V - 5

-1.36V<1.25V<VACoutAWGLG<1.25V<1.36V(39)(39)-1.36V<1.25V<VACoutAWGLG<1.2 5V<1.36V

Low-gain is used to generate low amplitude signals with improved accuracy. Any amplitude of the output signal is derivable by combining LowGain/HighGain setting (rough) with the digital signal amplitude (fine).

With the 14-bit DAC, the absolute resolution of the AWG AC component is:

atLowGain:2.72V214=166µVatLowGain:2.72V214=166µV

atHighGain:  $10.9V2_{14} = 665 \mu V(40)(40)$  atHighGain:  $10.9V2_{14} = 665 \mu V$ 

The second term in equation 3838 shows the DC component (AWG offset), with a range of (for either LowGain or HighGain):

-5.5V<5V<VDCoutAWG<5V<5.5V(41)(41)-5.5V<5V<VDCoutAWG<5V<5.5V



AD8067 is supplied with  $\pm 5.5V \pm 5.5V$ ; to avoid saturation the user should keep the sum of AC and DC components in 3838 to:

 $-5.5V < 5V < V_{outAWG} < 5V < 5.5V(42)(42) - 5.5V < 5V < V_{outAWG} < 5V < 5.5V$ 

Only **bolded** ranges are used in equations 3939, 4141, and 4242, for providing tolerance margins. The R145 PTC thermistor provides thermal protection in case of an output shortcut.

## 3.5. Audio

A stereo audio output combines the two AWG channels (Fig. 20). AD8592 was used for its features:

- Single-supply operation: 2.5 V to 6 V
- High output current: ±250 mA
- Low shutdown supply current: 100 nA
- Low supply current: 750 μA/Amp
- Very low input bias current

A single 3.3V supply is used.

 $V_{outIC18} = -2 \cdot V_{Audio} + 1.5V(43)(43)$  VoutIC18 = -2 · VAudio + 1.5V

The first term in equation 4343 is the audio signal. The second term is the common mode DC component, removed by AC coupling.

The audio signal range is:

 $V_{AudioJack} = -2 \cdot V_{Audio} \vee AudioJack = -2 \cdot \vee Audio$ 

 $-992mV < V \\ Audio Jack < 992mV (HighGain) - 992mV < V \\ Audio Jack < 992mV (HighGain) - 992mV \\ < V \\ Audio Jack < 992mV (HighGain) - 992mV \\ < V \\ Audio Jack < 992mV (HighGain) - 992mV \\ < V \\ Audio Jack < 992mV (HighGain) - 992mV \\ < V \\ Audio Jack < 992mV (HighGain) - 992mV \\ < V \\ Audio Jack < 992mV (HighGain) - 992mV \\ < V \\ Audio Jack < 992mV (HighGain) - 992mV \\ < V \\ Audio Jack < 992mV (HighGain) - 992mV \\ < V \\ < V \\ Audio Jack < 992mV (HighGain) - 992mV \\ < V \\ <$ 

 $-248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < V_{AudioJack} < 248 mV (LowGain) (44) (44) - 248 mV < 24$ 





Figure 20. Audio.

## 3.6. AWG Spectral Characteristics

<u>Figure 21</u> shows the typical spectral characteristic of the AWG. In the first experiment (up), a coax cable and a Digilent Discovery BNC adapter were used to connect the AWG signal to the Scope inputs. For the second experiment (down), the AWG was connected to the scope inputs via the Analog Discovery wire kit. The Analog Discovery 2 Scope hardware was considered a reference for the experiments above because it has preferred spectral characteristics to the AWG.

The Network Analyzer virtual instrument in WaveForms is used to perform synchronized signal synthesis and acquisition. It takes control of channel 1 of AWG and of both scope channels. Start/Stop frequencies are set to 100 Hz/25 MHz, respectively. Sinus amplitude is set to 1V. The characteristic is built in 100 steps. The 3dB bandwidth is 12 MHz with the coax cable and 9 MHz with the wire kit. The 0.5dB bandwidth is 4 MHzwith the coax cable and 2.9 MHz with the wire kit. The 0.1dB is 1 MHz with the coax cable and 800 kHz with the wire kit.

# **DIGILENT**°



Figure 21. AWG spectral characteristics. With Analog Discovery BNC Adapter and BNC cable from AWG to Scope (up). With the wire kit (down).

# 4. Calibration Memory

The analog circuitry described in previous chapters includes passive and active electronic components. The datasheet specs show parameters (resistance, capacitance, offsets, bias currents, etc.) as typical values and tolerances. The equations in previous chapters consider typical values. Component tolerances affect DC, AC, and CMMR performances of the Analog Discovery 2. To minimize these effects, the design uses:



- 0.1% resistors and 1% capacitors in all the critical analog signal paths
- Capacitive trimmers for balancing the Scope Input Divider and Gain Selection
- No other mechanical trimmers (as these are big, expensive, unreliable and affected by vibrations, aging, and temperature drifts)
- Software calibration, at manufacturing
- User software calibration, as an option

A software calibration is performed on each device as a part of the manufacturing test. AWG signals are passed to a reference instrument and reference signals are connected to the Scope inputs. A set of measurements is used to identify all the DC errors (Gain, Offset) of each analog stage. Correction (Calibration) parameters are computed and stored in the Calibration Memory, on the Analog Discovery 2 device, as Factory Calibration. The WaveForms software allows the user performing an in-house calibration and overwrite the Calibration Data. Returning to Factory Calibration is always possible.

The WaveForms Software reads the calibration parameters from the connected Analog Discovery 2 and uses them to correct both generated and acquired signals.

## 5. Digital VO

<u>Figure 22</u> shows half of the Digital I/O pin circuitry (the other half is symmetrical). J3 is the Analog Discovery 2 user signal connector.

General purpose FPGA I/O pins are used for Analog Discovery 2 Digital I/O. FPGA pins are set to SLOW slew rate and 4mA drive strength, with no internal pull.

PTC thermistors provide thermal protection in case of shortcuts. Schottky Diodes double the internal FPGA ESD protection diodes for increasing the acceptable current in case of overvoltage. Nominal resistance of the PTCs ( $220\Omega$ ) and parasitical capacitance of the Schottky diodes (2.2pF) and FPGA pins (10pF) limit the bandwidth of the input pins. For output pins, the PTCs and the load impedance limit the bandwidth and power.

Input and output pins are LVCMOS3V3. Inputs are 5V tolerant. Overvoltage up to ±20V is supported.

# 



Figure 22. Digital I/O.

# 6. Power Supplies and Control

This block includes all power monitoring and control circuitry, internal power supplies, and user power supplies.

## 6.1. USB Power Control

As shown in <u>Fig. 23</u>, the Analog Discovery 2's power can be supplied either from the USB port (VBUS) or from an external power supply (J4 connector).





Figure 23. USB power control.

The external power input is protected against reverse voltage; Q4 turns OFF if a floating power supply with negative polarity on central pin of J4 is used. However, the device is not protected for a very unlikely use case:

- Analog Discovery 2 connected to the USB port of a PC which has GND connected to EARTH
- External power supply with negative polarity on central pin of J4 and with exterior pin connected to EARTH.

In this case, the external EARTH loop acts as a shortcut of Q4.

ADCMP671 is a window comparator with the following features:

Window monitoring with minimum processor I/O



- Individually monitoring N rails with only N + 1 processor I/O
- 400 mV ± 0.275% threshold at VDD = 3.3 V, 25°C
- Supply range: 1.7 V to 5.5 V
- Low quiescent current: 8.55 µA maximum
- Input range includes ground
- Internal hysteresis: 9.2 mV typical
- Low input bias current: ±2.5 nA maximum
- Open-drain outputs
- Power good indication output
- Designated over voltage indication output
- Low profile (1 mm), 6-lead TSOT package

IC48 drives PWRGD output HIGH (turning IC26 ON) when Vext is in the range:

#### 

The Analog Discovery 2 exhibits two main powering modes: USB and External. Temporary modes (Racing OFF, USB OFF and Racing) are explained here for design clarifications, but have no importance for the user observed behavior.

- **Racing OFF** immediately after reset, before FPGA is programmed, if an external power supply is attached and in the right range (PWRGD = HIGH).
- USB OFF immediately after reset, before FPGA is programmed, if external power supply is missing or out-of-range (PWRGD = LOW).
- USB all the power is drained from the Vbus (IC21 = ON, IC26 = OFF). The external power supply is either missing or out of the right voltage range. The power available for both User Supplies is limited to 0.7W.
- Racing when external power supply is in the right voltage range (PWRGD = HIGH), before WaveForms stops the USB Power Controller. During racing mode, both USB Power Controller (IC21) and External Power controller (IC26) are ON, the device drains power from whatever supply has a higher voltage (D28 and D29 work as a maxim voltage detector). The Racing mode is temporary, it ends when the FPGA is configured and communicates with the WaveForms software. During Racing mode, the power available for User Supplies is limited.
- External the device is powered from an external supply (via the 5V DC connector and IC26). Vext is in the range shown by equation 4545(PWRGD = HIGH, and WaveForms already stopped the USB Power Controller (IC21). The User Supplies current and power limits are increased to 700mA or 2.1W each. The only circuit still supplied from the USB VBUS is the USB controller (IC41).

At Power ON, the FPGA is not programmed, EN\_VBUS is HiZ, the pulldown resistor R246 turns Q1 OFF, IC21 is ON via R174. The Analog Discovery 2 starts in **USB OFF** mode (when PWRGD = LOW) or **Racing OFF** mode (when PWRGD = HIGH). The WaveForms software first configures the FPGA,



and the device turns into **USB** or **Racing** mode, depending on presence/absence of correct external supply voltage. The FPGA continuously monitors the voltage at the 5V DC connector. When detecting the **Racing** mode (PWRGD = HIGH), WaveForms sends the command to drive EN\_VBUS HIGH, turning the USB Power Controller (IC21) OFF, thus switching to **External** mode.

If external Power Supply is attached after WaveForms started and runs several instruments, the device steps seamlessly trough  $USB \rightarrow Racing \rightarrow External$  modes. Running instruments are not affected, except User Supplies get more available power.

However, removing the external power supply during **External** mode is not seamless. Only the USB controller keeps working (as supplied from the USB port). The FPGA gets unpowered and loses configuration data. The device stops all the instruments, EN\_VBUS go HiZ, which leads to the **USB OFF** mode. WaveForms will prompt the user to select the device, which will re-program the FPGA. All the instruments can then be run, in the **USB** mode.

An <u>ADM1177</u> Hot Swap Controller and Digital Power Monitor with Soft Start Pin is used to provide USB power compliance during **USB** and **Racing** modes (IC21 in Fig. 23).

Remarkable ADM1177 features are:

- Safe live board insertion and removal
- Supply voltages from 3.15 V to 16.5 V
- Precision current sense amplifier
- 12-bit ADC for current and voltage read
- Adjustable analog current limit with circuit breaker
- ±3% accurate hot swap current limit level
- Fast response limits peak fault current
- Automatic retry or latch-off on current fault
- Programmable hot swap timing via TIMER pin
- Soft start pin for reference adjustment and programming of initial current ramp rate
- I2C fast mode-compliant interface (400 kHz maximum)

When enabled, (in **USB** or **Racing** modes), IC21 limits the current consumed from the USB port to:

Ilimit= $100mVR_{173}=100mV0.1\Omega=1A(46)(46)$ Ilimit=100mVR173=100mV0.1\Omega=1A

For a maximum time of:

 $\label{eq:tfault} t_{fault} = 21.7 [ms/\mu F] \cdot C_{80} = 21.7 [ms/\mu F] \cdot 0.47 \mu F = 10.2 ms (47) (47) \\ \mbox{tfault} = 21.7 [ms/\mu F] \cdot C_{80} = 21.7 \\ \mbox{(ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mbox{ms/\mu F]} \cdot 0.47 \mu F = 10.2 \\ \mb$ 

If the consumed current does not fall below IlimitIlimit before tfaulttfault, IC21 turns off Q2A. A hot swap retry is initiated after:



 $t_{cool} = 550 [ms/\mu F] \cdot C_{80} = 550 [ms\mu F] \cdot 0.47 \mu F = 258.5 ms(48) (48) \\ t_{cool} = 550 [ms/\mu F] \cdot C_{80} = 550 [ms/\mu$ 

To avoid high inrush currents at hot swap, Soft Start circuitry limits the current slope to:

If the current drops below IlimitIlimit before tfaulttfault, normal operation begins. Similarly, IC26 (in **Racing** or **External** modes), limits the current consumed from the external power supply to:

The Analog Discovery 2 user pins are overvoltage protected. Overvoltage (or ESD) diodes short when a user pin is overdriven by the external circuitry (Circuit Under Test), back powering the input/output block and all the circuits sharing the same internal power supply. If the back-powered energy is higher than the used energy, the bi-directional power supply recovers the difference and delivers it to the previous node in the power chain. Eventually, the back-powering energy could arrive to the USB VBUS, raising the voltage above the 5V nominal value. D28 in<u>Fig. 23</u> protects the PC USB port against such a situation.

### 6.2. Analog Supplies Control

During **USB** mode, the FPGA constantly reads from IC21 the current value through R173. (Optionally displayed on Main Window/Discovery or Status button). A warning is generated when exceeding 500mA (Status: OC = Over Current). If a value of 600mA is reached and Overcurrent protection is enabled (MainWindow/Device/Settings/Overcurrent protection), WaveForms turns off IC20 (ADP 197) shown in Fig. 24 and IC27 shown Fig. 25, disabling the analog blocks and user power supplies.

ADP197 main features:

- Low RDSon of 12mΩ
- Low input voltage range: 1.8V to 5.5V
- 1.2V logic compatible enable logic
- Overtemperature protection
- Ultra-small 1.0mmX1.5mm, 6 ball, 0.5mm pitch WLCSP





Figure 24. Analog Supplies control.

## 6.3. User Supplies Control

IC27 in <u>Fig. 25</u> controls the power available for the user supplies. <u>ADM1270</u> was selected for its main features:

- Controls supply voltages from 4 V to 60 V
- Gate drive for low voltage drop reverse supply protection
- Gate drive for P-channel FETs
- Inrush current limiting control
- Adjustable current limit
- Foldback current limiting
- Automatic retry or latch-off on current fault
- Programmable current-limit timer for safe operating area (SOA)
- Power-good and fault outputs
- Analog undervoltage (UV) and overvoltage (OV) protection
- 16-lead 3x3mm LFCSP package
- 16-lead QSOP package





Figure 25. User supplies control.

IC27 limits the current consumed by both user power supplies together. The WaveForms software commands the FPGA to change the limit, depending on the power mode.

During **USB** and **Racing** modes, SET\_ILIM\_USR pin is driven LOW by the FPGA. The voltage at the ISET pin of IC27 is:

 $V_{Iset} = v_{cap} R_{2531} R_{253} + 1R_{254} + 1R_{255} = 3.6 \vee 10 k\Omega + 11.74 k\Omega + 122.6 k\Omega = 0.5 \vee (52) (52) \vee lset = V_{cap} R_{2531} R_{253} + 1R_{254} + 1R_{255} = 3.6 \vee 10 k\Omega + 11.74 k\Omega + 122.6 k\Omega = 0.5 \vee (52) \times (52)$ 

The current limit is set to:

During **External** and **OFF** modes, SET\_ILIM\_USR pin is driven HiZ by the FPGA. The voltage at the ISET pin of IC27 is:

 $V_{Iset} = V_{cap} \cdot R_{255} R_{253} + R_{255} = 3.6V \cdot 22.6k\Omega 10k\Omega + 22.6k\Omega = 2.5V(54)(54) \\ V_{Iset} = V_{cap} \cdot R_{255} + R_{255} = 3.6V \cdot 22.6k\Omega 10k\Omega + 22.6k\Omega = 2.5V$ 

The current limit is set to:

А

In both cases, IlimitIlimit is allowed for a maximum time of:



$$\label{eq:tfault} \begin{split} t_{fault} = & 21.7 [ms/\mu F] \cdot C_{170} = & 21.7 [ms/\mu F] \cdot 4.7 \mu F = & 102 m s (56) (56) \\ t_{fault} = & 21.7 [ms/\mu F] \cdot C_{170} = & 21.7 [ms/\mu F] \cdot$$

If the consumed current does not fall below  $I_{limit}$  limit before  $t_{fault}$  fault fault, IC21 turns off Q2. A hot swap retry is initiated after:

 $t_{cool} = 550 [ms/\mu F] \cdot C_{80} = 550 [ms/\mu F] \cdot 4.7 \mu F = 2.585 s(57)(57) t_{cool} = 550 [ms/\mu F] \cdot C_{80} = 550 [ms/\mu F] \cdot 4.7 \mu F = 2.585 s(57)(57) t_{cool} = 550 [ms/\mu F] \cdot C_{80} = 550 [ms/\mu F] \cdot 4.7 \mu F = 2.585 s(57)(57) t_{cool} = 550 [ms/\mu F] \cdot C_{80} = 550 [ms/\mu F] \cdot 4.7 \mu F = 2.585 s(57)(57) t_{cool} = 550 [ms/\mu F] \cdot C_{80} = 550 [ms/\mu F] \cdot 4.7 \mu F = 2.585 s(57)(57) t_{cool} = 550 [ms/\mu F] \cdot C_{80} = 550 [ms/\mu F] \cdot C_{80}$ 

Soft Start is not used; C183 is a No Load.

If the current drops below Ilimitllimit before tfaulttfault, normal operation begins.

The current limited by equations 5353 and 5555 is shared by both positive and negative user power supplies. After considering the efficiency of the user supply stages, about 100mA is available for user in both supplies together, in **USB Only** mode. In **External** mode, the current/power limit for user is set in the User Voltage Supplies, as explained below.

### 6.4. User Voltage Supplies

The user power supplies (Fig. 26) use ADP1612 Switching Converter in Buck-Boost DC-to-DC topology. Main features:

- 1.4A current limit
- Minimum input voltage 1.8V
- Pin-selectable 650 kHz or 1.3 MHz PWM frequency
- Adjustable output voltage up to 20 V
- Adjustable soft start
- Undervoltage lockout

 $\label{eq:VSET} \begin{array}{ccc} \text{IC46A/B} & \text{op} & \text{amps} & \text{insert} & \text{the} & \text{command} \\ \text{voltages} \ V\text{SET+}_\text{USR} \text{VSET+}_\text{USR} & \text{and} \ V\text{SET-}_\text{USR} \text{VSET-}_\text{USR}, \ \text{respectively, in the feedback loop.} \\ \text{Additionally, IC46B introduces the required inversion for the negative supply.} \end{array}$ 





Figure 26. User power supplies.

Since the op amps are included in negative feedback loops, the input pins voltages are equal:

 $V_{\text{+IC46A}=\text{VOUT}+_\text{USRR188}+\text{VSET}+_\text{USRR1931R188}+1\text{R193}=V_{\text{-IC46A}=\text{VFB}\text{R2661R265}+1\text{R266}(58)(58)} \\ +\text{IC46A}=\text{VOUT}+_\text{USRR188}+\text{VSET}+_\text{USRR1931R188}+1\text{R193}=V_{\text{-IC46A}=\text{VFB}\text{R2661R265}+1\text{R266}(58)(58)} \\ +\text{IC46A}=\text{VOUT}+_\text{USRR188}+\text{VSET}+_\text{USRR1931R188}+1\text{R193}=V_{\text{-IC46A}=\text{VFB}\text{R2661R265}+1\text{R266}(58)} \\ +\text{IC46A}=\text{VOUT}+_\text{USRR188}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+1\text{R193}+$ 

 $V_{\text{+IC46B}=\text{VOUT}-\text{USRR187}+\text{VFBR2701R187}+1R270=V_{\text{-IC46B}=\text{VSET}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR187}+\text{VFBR2701R187}+1R270=V_{\text{-IC46B}=\text{VSET}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{VOUT}-\text{USRR1901R72}+1R190(59)(59)V_{\text{+IC46B}=\text{US}-\text{USR}190(59)}+100(59)V_{\text{+IC46B}=\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US}-\text{US$ 

The input impedances for the op amps are matched:

The user voltages are:



```
Vout+_usr=Vfb·R188R266-Vset+_usr·R188R193=5.33V-4.87·Vset+_usr(62)(62)VOU
T+_USR=VFB·R188R266-VSET+_USR·R188R193=5.33V-4.87·VSET+_USR
```

Vout-\_usr=-Vfb·R187R270+Vset-\_usr·R187R190=-5.33V+4.87·Vset-\_usr(63)(63)V OUT-\_USR=-VFB·R187R270+VSET-\_USR·R187R190=-5.33V+4.87·VSET-\_USR

Where:

VFB=1.235Vtypical(64)(64)VFB=1.235Vtypical

IC43 (Fig. 18) generates the setting voltages in the range:

 $0 < V_{SET+_USR}, V_{SET-_USR} < 1.2V(65)(65)0 < V_{SET+_USR}, V_{SET-_USR} < 1.2V$ 

Which would allow output voltages to be set in the ranges:

 $-0.51V \le V_{SET+_USR} < 5.33V(66)(66) - 0.51V \le V_{SET+_USR} < 5.33V$ 

 $0.51V \ge V_{SET-USR} > -5.33V(67)(67)(67)0.51V \ge V_{SET-USR} > -5.33V$ 

The margins allow for compensating the components' tolerances. After calibration, the WaveForms SW only allows the ranges 0 to  $\pm$ /-5V respectively. Even so, output voltages below absolute value of 0.5V are not guaranteed. With light loads, such voltages might exhibit significant ripple (~15mV).

Each supply can be disabled by the FPGA.

### 6.5. Internal Power Supplies

# 6.5.1. Analog Supplies

Analog supplies need to have very low ripple to prevent noise from coupling into analog signals. Ferrite beads are used to filter the remaining switching noise and to separate the power supplies that go to the main analog circuit blocks, to avoid crosstalk.

The 3.3V (Fig. 27) and 1.8V Fig. 28 analog power supplies are implemented around an <u>ADP2138</u> Fixed Output Voltage, 800mA, 3MHz, Step-Down DC-to-DC converter. To insure low output voltage ripple a second LC filter is added and forced PWM mode is selected.

- Input voltage: 2.3 V to 5.5 V
- Peak efficiency: 95%
- 3 MHz fixed frequency operation



- Typical quiescent current: 24 µA
- Very small solution size
- 6-lead, 1 mm × 1.5 mm WLCSP package
- Fast load and line transient response
- 100% duty cycle low dropout mode
- Internal synchronous rectifier, compensation, and soft start
- Current overload and thermal shutdown protections
- Ultra-low shutdown current: 0.2 µA (typical)
- Forced PWM and automatic PWM/PSM modes



Figure 27. 3.3V internal analog power supply.



Figure 28. 1.8V internal analog power supply.

The -3.3V analog power supply (Fig. 29) is implemented with the <u>ADP2301</u> Step-Down regulator in an inverting Buck-Boost configuration. See application Note <u>AN-1083: Designing an Inverting Buck Boost</u> Using the ADP2300 and ADP2301. The ADP2301 features:

- 1.2 A maximum load current
- ±2% output accuracy over temperature range
- 1.4 MHz switching frequency
- High efficiency up to 91%
- Current-mode control architecture
- Output voltage from 0.8 V to 0.85 × VIN
- Automatic PFM/PWM mode switching
- Integrated high-side MOSFET and bootstrap diode,
- Internal compensation and soft start



- Undervoltage lockout (UVLO), Overcurrent protection (OCP) and thermal shutdown (TSD)
- Available in ultrasmall, 6-lead TSOT package



Figure 29. -3.3V internal analog power supply.

The Output voltage is set with an external resistor divider from Vout to FB:

 $\label{eq:choosing} \begin{array}{l} R_{181} = 10.2k \ \text{Omega R181} = 10.2k \ \text{Omega :} \\ R_{180} = 3.3V - 0.8V \\ 0.8V \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ (69) \\ \text{R180} = 3.3V - 0.8V \\ 0.8V \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega (69) \\ \cdot 10.2k \\ \Omega = 31.87k \\ \Omega = 31.87$ 

#### Closest standard value is $R_{180}=31.6k$ \Omega R180=31.6k\Omega

The 5.5V and -5.5V supplies  $\underline{Fig. 30}$  are created with a Sepic-Cuk topology, built around a single <u>ADP1612</u> Step-Up DC-to DC converter. Both Sepic and Cuk converters are connected to the same switching pin of the regulator. Only the positive Sepic output is regulated, while the negative output tracks the positive one. This is an accepted behavior, since similar load currents are expected on both positive and negative rails.





Figure 30. ±5.5V internal analog supplies.

The output current in a Sepic is discontinuous which results in a higher output ripple. To lower this ripple an additional output filter is added to the positive rail.

For more information see application note: <u>AN-1106</u>: <u>An Improved Topology for Creating Split Rails from</u> a Single Input Voltage.

Setting the Output Voltage:

 $R_{184}R_{185}$ =Vout-VrefVref(70)(70)R184R185=Vout-VrefVref

Choosing R<sub>185</sub>=13.7k $\Omega$ R185=13.7k $\Omega$ : R<sub>184</sub>=5.5V-1.235V1.235V·13.7k $\Omega$ =47.31k $\Omega$ (71)(71)R184=5.5V-1.235V1.235V·13.7k $\Omega$ = 47.31k $\Omega$ 

Closest standard value is  $R_{184}$ =47.5k $\Omega$ R184=47.5k $\Omega$ 

# 6.5.2. Digital Supplies

The 1V digital supply (Fig. 31) is implemented with the <u>ADP2120-1</u>. It has a fixed 1V output voltage option and a  $\pm 1.5\%$  output accuracy which makes it suitable for the FPGA internal power supply. It also features:



- 1.25A continuous output current
- = 145 m  $\Omega$  and 70 m  $\Omega$  integrated MOSFETs
- Input voltage range from 2.3 V to 5.5 V; output voltage from 0.6 V to VIN
- 1.2 MHz fixed switching frequency; Selectable PWM or PFM mode operation
- Current mode architecture
- Integrated soft start; Internal compensation
- UVLO, OVP, OCP, and thermal shutdown
- 10-lead, 3 mm × 3 mm LFCSP\_WD package



Figure 31. 1V internal digital supply.

The 3.3V digital supply (Fig. 32) uses ADP2503-3.3 600mA, 2.5MHz Buck-Boost DC-to-DC Converter:

- Seamless transition between modes
- 38 µA typical quiescent current
- 2.5 MHz operation enables 1.5 µH inductor
- Input voltage: 2.3 V to 5.5 V;
- Fixed output voltage: 3.3 V
- Forced fixed frequency
- Internal compensation
- Soft start
- Enable/shutdown logic input
- Overtemperature protection
- Short-circuit protection
- Reverse current capability
- Undervoltage lockout protection
- Small 10-lead 3 mm × 3 mm package, 1 mm height profile
- Compact PCB footprint





Figure 32. 3.3V internal digital supply.

The main requirement for the 3.3V digital supply is the reverse current capability. When a user pin is overdriven the protection diode opens and back powers circuitry connected to this supply. If the back powered energy is higher than the used energy the regulator delivers it to its input, preventing the 3.3V from rising.

The 1.8V digital power supply (Fig. 33) is implemented with <u>ADP2138-1.8</u> Fixed Output Voltage, 800mA, 3MHz, Step-Down DC-to-DC converter. This ensures a very small solution size due to the 3MHz switching frequency and the 1mm  $\times$  1.5 mm WLCSP package.

The ADP2138 also features:

- Input voltage: 2.3 V to 5.5 V
- Peak efficiency: 95%
- Typical quiescent current: 24 µA
- Fast load and line transient response
- 100% duty cycle low dropout mode
- Internal synchronous rectifier, compensation, and soft start
- Current overload and thermal shutdown protections
- Ultra-low shutdown current: 0.2 µA (typical)
- Forced PWM and automatic PWM/PSM modes





Figure 33. 1.8V internal digital supply.

#### 6.6. Temperature Measurement

The Analog Discovery 2 uses the <u>AD7415</u> Digital Output Temperature Sensor (Fig. 34). AD7415 main features are:

- 10-bit temperature-to-digital converter
- Temperature range: -40°C to +125°C
- Typical accuracy of ±0.5°C at +40°C
- SMBus/I2C®-compatible serial interface
- Temperature conversion time: 29µs (typical)
- Space-saving 5-lead SOT-23 package
- Pin-selectable addressing via AS pin



Figure 34. Temperature measurement.

# 7. USB Controller

The USB interface performs two tasks:

• **Programming the FPGA:** There is no non-volatile FPGA configuration memory on the Analog Discovery. The WaveForms software identifies the connected device and downloads an



appropriate .bit file at power-up, via a Digilent USB-JTAG interface. Adept run-time is used for low level protocols.

 Data exchange: All instrument configuration data, acquired data and status information is handled via a Digilent synchronous parallel bus and USB interface. Speed up to 20MB/sec. is reached, depending on USB port type and load as well as PC performance.

# 8. FPGA

The core of the Analog Discovery 2 is the Xilinx <u>Spartan-6</u> FPGA circuit XC6SLX16-1L. The configured logic performs:

- Clock management (12 MHz and 60 MHz for USB communication, 100 MHz for data sampling)
- Acquisition control and Data Storage (Scope and Logic Analyzer)
- Analog Signal synthesis (look-up tables, AM/FM modulation for AWG)
- Digital signal synthesis (for pattern generator)
- Trigger system (trigger detection and distribution for all instruments )
- Power supplies control and instruments enabling
- Power and temperature monitoring
- Calibration memory control
- Communication with the PC (settings, status data)

Block and Distributed RAM of the FPGA are used for signal synthesis and acquisition. Multiple configuration files are available through the WaveForms software to allocate the RAM resources according to the application.

Detail of the trigger system is shown in  $\underline{Fig. 35}$ . Each instrument generates a trigger signal when a trigger condition is met. Each trigger signal (including external triggers) can trigger any instrument and drive the external trigger outputs. This way, all the instruments can synchronize to each other.

# \lambda DIGILENT<sup>®</sup>



Figure 35. FPGA configuration trigger block diagram.

# 9. Features and Performances

This chapter shows the features and performances as described in the Analog Discovery 2 Datasheet. Footnotes add detailed information and annotate the HW description in this Manual.

# 9.1. Analog Inputs (Scope)

- Channels: 2
- Channel type: differential
- Resolution: 14-bit
- Absolute Resolution(scale ≤0.5V/dive): 0.32mV
- Absolute Resolution(scale≥1V/div10): 3.58mV
- Accuracy (scale≤0.5V/div, VinCM = 0V): ±10mV±0.5%
- Accuracy (scale≥1V/div, VinCM = 0V): ±100mV±0.5%
- CMMR (typical): ±0.5%
- Sample rate (real time): 100 MSPS
- Input impedance: 1MΩ||24pF
- Scope scales: 500uV to 5V/div<sup>11</sup>



- Analog bandwidth with Discovery BNC adapter<sup>12</sup>: 30 MHz+ @ 3dB, 10 MHz @ 0.5dB, 5 MHz @ 0.1dB
- Analog bandwidth with Wire Kit: 9 MHz @ 3dB, 2.9 MHz @ 0.5dB, 0.8 MHz @ 0.1dB
- Input range: ±25V (±50V diff<sup>14</sup>)
- Input protected to: ±50V;
- Buffer size/channel: Up to 16k samples<sup>15)</sup>
- Triggering: edge, pulse, transition, hysteresis, etc.<sup>16</sup>
- Cross-triggering with Logic Analyzer, Waveform Generator, Pattern Generator or external trig g12.
- Sampling modes: average, decimate, min/max<sup>18</sup>
- Mixed signal visualization (analog and digital signals share same view pane)<sup>191</sup>
- Real-time views: FFTs, XY plots, Histograms and other<sup>201</sup>
- Multiple math channels with complex functions11.
- Cursors with advanced data measurements<sup>21</sup>
- Captured data files can be exported in standard formats<sup>22</sup>
- Scope configurations can be saved, exported and imported<sup>23</sup>

## 9.2. Analog Outputs (Arbitrary Waveform Generator)

- Channels: 2
- Channel type: single ended
- Resolution: 14-bit
- Absolute Resolution(amplitude ≤1V): 166µV
- Absolute Resolution(amplitude >1V): 665µV
- Accuracy typical (|Vout| ≤ 1V): ±10mV ± 0.5%
- Accuracy typical (|Vout| > 1V): ±25mV ± 0.5%
- Sample rate (real time): 100 MSPS<sup>24)</sup>
- AC amplitude (max): ±5 V<sup>25</sup>
- DC Offset (max): ±5 V<sup>26</sup>
- Analog bandwidth with Discovery BNC adapter<sup>221</sup>: 12 MHz @ 3dB, 4 MHz @ 0.5dB, 1 MHz @ 0.1dB
- Analog bandwidth with Wire Kit28: 9 MHz @ 3dB, 2.9 MHz @ 0.5dB, 0.8 MHz @ 0.1dB
- Slew rate (10V step): 400V/µs
- Buffer size/channel: up to 16k samples<sup>29)</sup>
- Standard waveforms: sine, triangle, sawtooth, etc.
- Advanced waveforms: Sweeps, AM, FM<sup>30</sup>.
- User-defined arbitrary waveforms: defined within WaveForms software user interface or using standard tools (e.g. Excel)<sup>31</sup>.

# 9.3. Logic Analyzer



- Channels: 16 (shared)<sup>32)</sup>
- Sample rate (real time): 100 MSPS
- Buffer size/channel: up to 16K samples<sup>33</sup>
- Input logic: LVCMOS (1.8V/3.3V, 5V tolerant)
- Multiple trigger options including pin change, bus pattern, et c<sup>34)</sup>.
- Cross-triggering between Analog input channels, Logic Analyzer, Pattern Generator or external trigger<sup>35)</sup>.
- Interpreter for SPI, I2C, UART, Parallel bus<sup>36</sup>
- Data file import/export using standard formats<sup>37</sup>

### 9.4. Digital Pattern Generator

- Channels: 16 (shared)<sup>38)</sup>
- Sample rate (real time): 100 MSPS
- Algorithmic pattern generator (no buffers used)<sup>39]</sup>
- Custom pattern buffer/ch.: up to 16Ksamples<sup>40]</sup>
- Output logic standard: LVCMOS (3.3V, 12mA)
- Data file import/export using standard formats<sup>41</sup>
- Customized visualization for signals and busses<sup>42</sup>.

### 9.5. Digital I/O

- Channels: 16 (shared) 43).
- Input logic: LVCMOS (1.8V/3.3V, 5V tolerant)
- Output logic standard: LVCMOS (3.3V, 12mA)
- Virtual I/O devices (buttons, switches & displays)<sup>44)</sup>.
- Customized visualization options available<sup>45</sup>.

### 9.6. Power Supplies

- Voltage range: 0.5V...5V and -0.5V...-5V<sup>46</sup>
- Pmax (USB powered): 500mW tota<sup>[47]</sup>
- Imax (USB powered): 700mA<sup>481</sup> for each supply
- Pmax (AUX powered): 2.1W<sup>49</sup> for each supply
- Imax (AUX powered): 700mA<sup>501</sup> for each supply
- Accuracy (no load): ±10mV
- Output impedance: 50mΩ (typical)



### 9.7. Network Analyzer\*3

- Shared instruments: Scope, AWG
- Frequency sweep range: 1Hz to 10MHz
- Frequency steps: 5 ... 1000<sup>51</sup>).
- Settable input amplitude and offset
- Analog input records response at each frequency<sup>52</sup>.
- Available diagrams: Bode, Nichols, or Nyquist<sup>53</sup>.

#### 9.8. Voltmeters°

- Channels (shared with scope): 2
- Channel type: differential
- Measurements: DC, AC, True RMS<sup>54</sup>
- Resolution: 14-bit
- Accuracy (scale ≤0.5V/div): ±5mV
- Accuracy (scale ≥1V/div): ±50mV
- Input impedance: 1MΩ || 24pF
- Input range: ±25V (±50V diff)
- Input protected to: ±50V

#### 9.9. Spectrum Analyzer°°

- Channels (shared with scope): 2
- Power spectrum algorithms: FFT, CZT<sup>55</sup>.
- Frequency range modes: center/span, start/stop<sup>56</sup>
- Frequency scales: linear, logarithmic<sup>57</sup>
- Vertical axis options: voltage-peak, voltage-RMS, dBV and dBuss.
- Windowing: options: rectangular, triangular, hamming, Cosine, and many other s<sup>39</sup>.
- Cursors and automatic measurements: noise floor, SFDR, SNR, THD and many other so.
- Data file import/export using standard formats<sup>61</sup>.

#### 9.10. Other features

- USB power option; all needed cables included.
- External supply option: 5V, 2.5A (not included)
- High-speed USB2 interface for fast data transfer
- Waveform Generator output played on stereo audio jack
- Trigger in/trigger out allows multiple instruments to be linked<sup>62</sup>.
- Cross triggering between instruments<sup>63</sup>.



- Help screens, including contextual help<sup>64</sup>).
- Instruments and workspaces can be individually configured; configurations can be exported<sup>55</sup>.

\*<sup>3</sup>The Network Analyzer instrument in WaveForms uses a channel of Analog Outputs (AWG) and all Analog Inputs (Scope) hardware resources. When it starts running, all other instruments using the same HW resources (competing instruments: AWG, Scope, Voltmeters, Spectrum Analyzer) are forced to a BUSY state. When running a competing instrument, the Network Analyzer is forced to a BUSY state

°This instrument in WaveForms uses Analog Inputs (Scope) Hardware resources competing with other WaveForms instruments (Scope, Spectrum Analyzer, Network Analyzer, Voltmeter). When it starts running, the competing instruments are forced to a BUSY state. When running a competing instrument, this instrument is forced to a BUSY state.

<sup>°°</sup>This instrument in WaveForms uses Analog Inputs (Scope) Hardware resources competing with other WaveForms instruments (Scope, Spectrum Analyzer, Network Analyzer, Voltmeter). When it starts running, the competing instruments are forced to a BUSY state. When running a competing instrument, this instrument is forced to a BUSY state.

1, 2, 3, 5 These 16 digital lines are shared by the Logic Analyzer, Pattern Generator and Digital I/O. They are always inputs, some of them can be set to be outputs also. Digital I/O has precedence in case of output conflict with the Pattern Generator.

2), 4), 5), 7) When inputs, these lines can be set to be 1.8V CMOS compatible.

<sup>a)</sup> See note in section 2. Scope

<sup>1</sup> High Gain: ±2.6V differential input voltage range.

10 Low Gain: ±29V differential input voltage range.

High Gain or Low Gain is used in the analog signal input path for rough scaling. "Digital Zooming" is used for multiple scope scales.

<sup>12]</sup>, <sup>13]</sup> The Scope bandwidth depends on probes. The Analog Discovery wire kit is an affordable, easyto-use solution, but it limits the frequency, noise, and crosstalk performances (see <u>Figure 21</u>, down). With coax probes and Analog Discovery BNC adapter, the 0.5dB Scope bandwidth is 10 MHz (see Fig. 15).

<sup>14]</sup> As shown in Fig. 12, a ±50V differential input signal does not fit in a single scope screen (ADC range). However, Vertical Position setting allows visualization of either +50V or -50V levels.



<sup>15)</sup> Default Scope buffer size is 8kSamples/channel. The WaveForms Device Manager provides alternate FPGA configuration files, with different resource allocation. With no memory allocated to the Digital I/O and reduced memory assigned to the AWG, the scope buffer size can be chosen to be 16kSamples/channel.

<sup>16</sup>), <sup>17</sup>), <sup>34</sup>), <sup>35</sup>), <sup>62</sup>), <sup>63</sup>) Trigger Detectors and Trigger Distribution Networks are implemented in the FPGA. This allows real time triggering and cross-triggering of different instruments within the Analog Discovery device. Using external Trigger inputs/outputs, cross-triggering between multiple Analog Discovery devices is possible.

<sup>13</sup> Real time sampling modes are implemented in the FPGA. The ADC always works at 100Msamples/sec. When a lower sampling rate is required, (108/N samples/sec), N ADC samples are used to build a single recorded sample, either by averaging or decimating. In the Min/Max mode, every 2N samples are used to calculate and store a pair of Min/Max values. The stored sample rate is reduced by half in Min/Max mode.

<sup>19</sup> In mixed signal mode, the scope and Digital I/O acquisition blocks use the same reference clock, for synchronization.

<sup>20</sup>, <sup>21</sup>, <sup>30</sup> This functionality is implemented by WaveForms software in the PC, using the buffered data from the FPGA. After a acquiring a complete data buffer at the FPGA level and uploading it to the PC, the data is processed and displayed, while a new acquisition is started.

<sup>221</sup>, <sup>231</sup>, <sup>311</sup>, <sup>371</sup>, <sup>411</sup>, <sup>421</sup>, <sup>441</sup>, <sup>451</sup>, <sup>511</sup>, <sup>521</sup>, <sup>531</sup>, <sup>541</sup>, <sup>551</sup>, <sup>561</sup>, <sup>571</sup>, <sup>581</sup>, <sup>591</sup>, <sup>601</sup>, <sup>611</sup>, <sup>641</sup>, <sup>651</sup> This functionality is implemented by WaveForms software, in the PC.

<sup>24)</sup> The AWG DAC always works at 100Msamples/sec. When a lower sampling rate is required, (10<sup>8</sup>/N samples/sec), each sample is sent N times to the DAC.

<sup>25</sup>, <sup>26</sup> The AWG output voltage is limited to ±5V. This refers to the sum of AC signal and DC offset.

<sup>22)</sup>, <sup>28)</sup> The AWG bandwidth depends on probes. The Analog Discovery wire kit is an affordable, easyto-use solution, but it limits the frequency, noise, and crosstalk performances. With coax probes and Analog Discovery BNC adapter, the 0.5dB AWG bandwidth is 4MHz (see <u>Figure 21</u>).

<sup>29</sup> Default AWG buffer size is 4kSamples/channel. The WaveForms Device Manager provides alternate FPGA configuration files, with different resources allocation. With no memory allocated to the Digital I/O and reduced memory assigned to the Scope, the AWG buffer size can be 16kSamples/channel.

301, 391 Real time implemented in the FPGA configuration.

<sup>321</sup>, <sup>39</sup>, <sup>43</sup> All digital I/O pins are always available as inputs, to be acquired and displayed in the Logic Analyzer and Static I/O. The user selects which pins are also used as outputs, by the Pattern Generator or Static I/O. When a signal is driven by both Pattern Generator and Static I/O, the Static I/O has priority, except if Static I/O attempts to drive a HiZ value.



<sup>33)</sup> Default Logic Analyzer buffer size is 4kSamples/channel. The WaveForms Device Manager provides alternate FPGA configuration files, with different resource allocation. With no memory allocated to the Scope and AWG, the Logic Analyzer buffer size can be chosen to be 16kSamples/channel.

Default Pattern Generator buffer size is 1kSamples/channel. The WaveForms Device Manager provides alternate FPGA configuration files, with different resources allocation. With no memory allocated to the Scope and AWG, the Pattern Generator buffer size can be 16kSamples/channel.

<sup>49</sup> WaveForms allows setting the user voltages in the range 0V...5V respectively -0V...-5V. However, voltages below 0.5V, respectively above -0.5V might have excessive ripple and should be used with caution.

<sup>42)</sup> This limit results from the overall device power balance: the power available from the USB port, minus the power internally used by the device, moderated by the user power supplies efficiency. The balance of 500mW is available for both user supplies to share.

(49), (49), (50) This limit results from the structure of each user power supply (positive and negative). It is not conditioned by the load degree of the complementary user supply.